Back to Search

Variation Tolerant On-Chip Interconnects

AUTHOR Nigussie, Ethiopia Enideg
PUBLISHER Springer (03/03/2014)
PRODUCT TYPE Paperback (Paperback)

Description
This book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects. Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm technologies, this book will be an invaluable reference for anyone concerned with the design of next generation, high-performance electronics systems.
Show More
Product Format
Product Details
ISBN-13: 9781489990860
ISBN-10: 1489990860
Binding: Paperback or Softback (Trade Paperback (Us))
Content Language: English
More Product Details
Page Count: 172
Carton Quantity: 42
Product Dimensions: 5.90 x 0.50 x 9.00 inches
Weight: 0.55 pound(s)
Feature Codes: Illustrated
Country of Origin: NL
Subject Information
BISAC Categories
Technology & Engineering | Electronics - Circuits - General
Technology & Engineering | Nanotechnology & MEMS
Technology & Engineering | Logic Design
Dewey Decimal: 621.395
Descriptions, Reviews, Etc.
jacket back

This book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects. Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm technologies, this book will be an invaluable reference for anyone concerned with the design of next generation, high-performance electronics systems.

  • Provides comprehensive, circuit-level explanation of high-performance, energy-efficient, variation-tolerant on-chip interconnect;
  • Describes design techniques to mitigate problems caused by variation;
  • Includes techniques for design and implementation of self-timed on-chip interconnect, delay variation insensitive communication protocols, high speed signaling techniques and circuits, bit-width independent completion detection and process, voltage and temperature variation tolerance.




"

Show More
publisher marketing
This book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects. Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm technologies, this book will be an invaluable reference for anyone concerned with the design of next generation, high-performance electronics systems.
Show More
List Price $119.99
Your Price  $118.79
Paperback